# CO502 - Part 2 (Hardware Units)

# Group 1

# **Table of Contents**

| Table of Contents                   |    |
|-------------------------------------|----|
| Overview                            | 2  |
| Control Unit                        |    |
| Register File                       | 7  |
| Integer ALU                         | 9  |
| Branch Logic                        | 10 |
| Data Memory                         | 12 |
| Utilities and Supporting Components |    |
| Multiplexers (MUXes)                |    |
| 32-bit 2-to-1 Multiplexer           | 13 |
| 32-bit 3-to-1 Multiplexer           | 13 |
| 3-bit 2-to-1 Multiplexer            |    |
| Adders                              | 13 |
| Conclusion                          | 13 |

# Overview

This part of the project focuses on implementing the core hardware units of a 5-stage pipelined RISC-V processor. The processor is designed according to the classic RISC pipeline model, consisting of the following stages:

- Instruction Fetch (IF)
- Instruction Decode (ID)
- Execute (EX)
- Memory Access (MA)
- Write Back (WB)

Each stage includes specific hardware components responsible for its operation. The diagram below illustrates the overall architecture of the processor across these stages.



RISC-V 5 Stage Pipelined Processor

As summarized in the table below:

| Stage | Main Components                                 |
|-------|-------------------------------------------------|
| IF    | Program Counter (PC), Instruction Memory        |
| ID    | Control Unit, Sign/Zero Extender, Register File |
| EX    | ALU, Branch Unit, Multiplexers                  |
| MA    | Data Memory, Multiplexers                       |
| WB    | Multiplexer (for write-back value selection)    |

The following sections describe the design and implementation of each hardware unit, explaining their purpose, design decisions, limitations, timing behavior, and any utility modules used.

## **Control Unit**

Decodes the instruction word into necessary control signals.



Figure 1: Control Unit

### Input:

- OPCode: First 7 bits of the instruction that contains the information on the type of operation to be performed.
- Func3: Specifies the sub-operation under the subset of operations possible under the same opcode.
- Fun5: Provides additional information required to perform the operation.

### Outputs:

- REG WRITE EN: Signals whether the data can be written onto the register.
- WB\_SEL: 2-bit signal determines data source for register write-back:
  - o 00: ALU result

- 01: Memory data (for loads)
- 10: PC+4 (for JAL/JALR)
- MEM\_READ: Memory read control (bit 3: enable, bits 2:0: operation type)
  - MEM\_READ[3]: Read Enable Bit
    - 1: Memory read operation is active (LOAD instruction)
    - 0: No memory read operation
  - MEM READ[2:0]: Load Type Encoding (complete funct3 field)
    - 000: LB (Load Byte, sign-extended)
    - 001: LH (Load Halfword, sign-extended)
    - 010: LW (Load Word)
    - 011: Reserved
    - 100: LBU (Load Byte Unsigned)
    - 101: LHU (Load Halfword Unsigned)
    - 110: Reserved
    - 111: Reserved
- MEM\_WRITE: Memory write control (bit 2: enable, bits 1:0: operation type)
  - MEM WRITE[2]: Write Enable Bit
    - 1: Memory write operation is active (STORE instruction)
    - 0: No memory write operation
  - MEM\_WRITE[1:0]: Store Size Encoding (directly from funct3[1:0])
    - 00: SB (Store Byte) 8-bit write
    - 01: SH (Store Halfword) 16-bit write
    - 10: SW (Store Word) 32-bit write
    - 11: Reserved/Invalid
- BRANCH JUMP: Branch/jump operation control and condition encoding
  - BRANCH JUMP[3] Branch/Jump Enable Bit
    - 1: Branch or jump instruction is active
    - 0: No branch or jump instruction (normal sequential execution)
  - BRANCH JUMP[2:0] Operation Type Encoding
- ALUOP:
  - Bits [2:0]: Operation type (derived from funct3 or hardcoded)
  - Bit [3]: Multiplication/LUI indicator
  - Bit [4]: Arithmetic shift/subtraction/LUI modifier
- DATA1ALUSEL: ALU operand 1 source (register vs PC)
- DATA2ALUSEL: ALU operand 2 source (register vs immediate)
- IMM\_SEL: Immediate generation format selection. The control unit supports 6 different immediate types:
  - IMM\_TYPE1: U-type (LUI, AUIPC)
  - IMM TYPE2: J-type (JAL)
  - o IMM TYPE3: I-type (LOAD, JALR, I-type ALU)
  - IMM\_TYPE4: B-type (BRANCH)
  - IMM TYPE5: S-type (STORE)
  - IMM TYPE6: Shift immediate (I-type shifts)

An artificial 3 time unit delay is taken up when the control signals are generated. Following outlines the control signal outputs for each instruction:

| Instructi<br>on | ALU<br>OP | REG_W<br>RITE_EN | MEM_W<br>RITE | MEM_R<br>EAD | BRANCH<br>_JUMP | IMM_SE<br>L | DATA1A<br>LUSEL | DATA2A<br>LUSEL | WB_SEL |
|-----------------|-----------|------------------|---------------|--------------|-----------------|-------------|-----------------|-----------------|--------|
| R-Type          | R-Type    |                  |               |              |                 |             |                 |                 |        |
| ADD             | 0000      | 1                | 000           | 0000         | 0000            | 1xxx*       | 0               | 0               | 00     |
| SUB             | 1000<br>0 | 1                | 000           | 0000         | 0000            | 1xxx        | 0               | 0               | 00     |
| SLL             | 0000      | 1                | 000           | 0000         | 0000            | 0xxx        | 0               | 0               | 00     |
| SLT             | 0001<br>0 | 1                | 000           | 0000         | 0000            | 1xxx        | 0               | 0               | 00     |
| SLTU            | 0001<br>1 | 1                | 000           | 0000         | 0000            | 1xxx        | 0               | 0               | 00     |
| XOR             | 0010<br>0 | 1                | 000           | 0000         | 0000            | 0xxx        | 0               | 0               | 00     |
| SRL             | 0010<br>1 | 1                | 000           | 0000         | 0000            | 0xxx        | 0               | 0               | 00     |
| SRA             | 1010<br>1 | 1                | 000           | 0000         | 0000            | 0xxx        | 0               | 0               | 00     |
| OR              | 0011<br>0 | 1                | 000           | 0000         | 0000            | 0xxx        | 0               | 0               | 00     |
| AND             | 0011<br>1 | 1                | 000           | 0000         | 0000            | 0xxx        | 0               | 0               | 00     |
| MUL             | 0100<br>0 | 1                | 000           | 0000         | 0000            | 1xxx        | 0               | 0               | 00     |
| MULH            | 0100<br>1 | 1                | 000           | 0000         | 0000            | 1xxx        | 0               | 0               | 00     |
| MULHS<br>U      | 0101<br>0 | 1                | 000           | 0000         | 0000            | 1xxx        | 0               | 0               | 00     |
| MULHU           | 0101<br>1 | 1                | 000           | 0000         | 0000            | 1xxx        | 0               | 0               | 00     |
| DIV             | 0110<br>0 | 1                | 000           | 0000         | 0000            | 0xxx        | 0               | 0               | 00     |
| DIVU            | 0110<br>1 | 1                | 000           | 0000         | 0000            | 0xxx        | 0               | 0               | 00     |
| REM             | 0111<br>0 | 1                | 000           | 0000         | 0000            | 1xxx        | 0               | 0               | 00     |

| REMU   | 01111     | 1 | 000 | 0000 | 0000 | 1xxx | 0 | 0 | 00 |
|--------|-----------|---|-----|------|------|------|---|---|----|
| I-Type |           |   |     |      |      |      |   |   |    |
| ADDI   | 0000      | 1 | 000 | 0000 | 0000 | 0010 | 0 | 1 | 00 |
| SLTI   | 0001<br>0 | 1 | 000 | 0000 | 0000 | 0010 | 0 | 1 | 00 |
| SLTIU  | 0001      | 1 | 000 | 0000 | 0000 | 1011 | 0 | 1 | 00 |
| XORI   | 0010<br>0 | 1 | 000 | 0000 | 0000 | 0010 | 0 | 1 | 00 |
| ORI    | 0011<br>0 | 1 | 000 | 0000 | 0000 | 0010 | 0 | 1 | 00 |
| ANDI   | 0011<br>1 | 1 | 000 | 0000 | 0000 | 0010 | 0 | 1 | 00 |
| SLLI   | 0000      | 1 | 000 | 0000 | 0000 | 0101 | 0 | 1 | 00 |
| SRLI   | 0010<br>1 | 1 | 000 | 0000 | 0000 | 0101 | 0 | 1 | 00 |
| SRAI   | 1010      | 1 | 000 | 0000 | 0000 | 0101 | 0 | 1 | 00 |
| LB     | 0000      | 1 | 000 | 1000 | 0000 | 0010 | 0 | 1 | 01 |
| LH     | 0000      | 1 | 000 | 1001 | 0000 | 0010 | 0 | 1 | 01 |
| LW     | 0000      | 1 | 000 | 1010 | 0000 | 0010 | 0 | 1 | 01 |
| LBU    | 0000      | 1 | 000 | 1100 | 0000 | 1010 | 0 | 1 | 01 |
| LHU    | 0000      | 1 | 000 | 1101 | 0000 | 1010 | 0 | 1 | 01 |
| S-Type | S-Type    |   |     |      |      |      |   |   |    |
| SB     | 0000      | 0 | 100 | 0000 | 0000 | 0100 | 0 | 1 | xx |
| SH     | 0000      | 0 | 101 | 0000 | 0000 | 0100 | 0 | 1 | xx |
| SW     | 0000      | 0 | 110 | 0000 | 0000 | 0100 | 0 | 1 | xx |

| U-Type |           |   |     |      |      |      |   |   |    |
|--------|-----------|---|-----|------|------|------|---|---|----|
| LUI    | 1100<br>0 | 1 | 000 | 0000 | 0000 | 0000 | 0 | 1 | 00 |
| AUIPC  | 0000<br>0 | 1 | 000 | 0000 | 0000 | 0000 | 1 | 1 | 00 |
| В-Туре |           |   |     |      |      |      |   |   |    |
| BEQ    | 0000<br>0 | 0 | 000 | 0000 | 1000 | 0011 | 1 | 1 | xx |
| BNE    | 0000<br>0 | 0 | 000 | 0000 | 1001 | 0011 | 1 | 1 | xx |
| BLT    | 0000<br>0 | 0 | 000 | 0000 | 1100 | 0011 | 1 | 1 | xx |
| BGE    | 0000<br>0 | 0 | 000 | 0000 | 1101 | 0011 | 1 | 1 | xx |
| BLTU   | 0000<br>0 | 0 | 000 | 0000 | 1110 | 0011 | 1 | 1 | xx |
| BGEU   | 0000<br>0 | 0 | 000 | 0000 | 1111 | 0011 | 1 | 1 | xx |
| J-Type | J-Type    |   |     |      |      |      |   |   |    |
| JAL    | 0000<br>0 | 1 | 000 | 0000 | 1010 | 0001 | 1 | 1 | 10 |

Following outlines the limitations of the design:

- Hardcoded delay values may not match actual hardware
- Hazard handling is required.
- No exception and interrupt support

# **Register File**

Implements the 32 general-purpose registers (x0-x31) specified by the RISC-V ISA. It operates as a 3-port memory (2 read ports, 1 write port) that enables:

- Dual simultaneous reads for source operands (rs1, rs2)
- Single write operation for destination register (rd)
- Pipeline data supply during the Instruction Decode (ID) stage
- Write-back data storage from the Write-Back (WB) stage

Each register is 32 bits wide for a total storage of 1024 bits (32 x 32 bits). Read operations are done asynchronously with 1 time unit delay, The write operations are synchronized to the

negative clock edge with a 2 time unit delay (as shown in Figure 3) to coordinate with the write-back stage timing.



Figure 2: Register File



Figure 3: Register File Timing Diagram

Following outlines the limitations of the design:

- Only one register write per cycle
- Must rely on external hazard handling

## **Integer ALU**

Performs all arithmetic, logical, and comparison operations. It operates in the Execute (EX) stage of the pipeline and implements the complete RV32IM instruction set.



Figure 4: ALU

### Inputs:

- DATA1: Register data or PC
- DATA2: Register data or immediate value
- SELECT: 5-bit ALUOP from control unit

### Output Usage:

- Memory address calculation: For load/store instructions
- Branch target calculation: For branch/jump instructions
- Arithmetic results: For register write-back
- Forwarding: For hazard resolution

### **Design Choices:**

- Conditional computation: Only active operation units consume power
- Reduced switching activity: Unused functional units remain inactive
- Operand isolation: Multiplication and division operands are gated

- Power-conscious approach: Optimized for low-power operation
- RISC-V Division Compliance:
  - Division by zero: Returns -1 for signed, max value for unsigned
  - Overflow handling: Proper handling of most negative ÷ -1
  - Remainder by zero: Returns dividend unchanged
  - o Safe operation: No exceptions, always returns valid result

#### Limitations:

- Multiplication and division operations create long delays
- Large area overhead due to multiple parallel functional units
- Only integer operations supported
- No vector or parallel data operations

```
ADD: DATA1 = 0000000a, DATA2 = 0000000b, RESULT = 00000015
SUB: DATA1 = 0000000f, DATA2 = 0000000a, RESULT = 00000005
SLL: DATA1 = 00000001, DATA2 = 00000004, RESULT = 00000010
SLT: DATA1 = 0000000a, DATA2 = 0000000b, RESULT = 00000001
SLTU: DATA1 = 0000000a, DATA2 = 0000000b, RESULT = 00000001
XOR: DATA1 = 0000ffff, DATA2 = ffff0000, RESULT = ffffffff
MUL: DATA1 = 00000002, DATA2 = 00000003, RESULT = 00000006
DIV: DATA1 = 0000000a, DATA2 = 00000002, RESULT = 00000005
REM: DATA1 = 0000000b, DATA2 = 00000003, RESULT = 00000002
AND: DATA1 = 0000ffff, DATA2 = ffff0000, RESULT = 00000000
OR: DATA1 = 0000ffff, DATA2 = ffff0000, RESULT = ffffffff
SRL: DATA1 = 0000000f, DATA2 = 00000002, RESULT = 00000003
SRA: DATA1 = 80000000, DATA2 = 00000001, RESULT = c0000000
MULH: DATA1 = a0000002, DATA2 = b0000003, RESULT = 1dfffffe
MULHSU: DATA1 = 80000002, DATA2 = 00000003, RESULT = fffffffe
MULHU: DATA1 = 80000002, DATA2 = 00000003, RESULT = 00000001
DIVU: DATA1 = 0000000a, DATA2 = 00000002, RESULT = 00000005
REMU: DATA1 = 0000000b, DATA2 = 00000003, RESULT = 00000002
```

Figure 5: Testbench output for ALU

# **Branch Logic**

The branch logic serves as the control flow decision unit in the RISC-V pipeline processor, determining whether branches and jumps should be taken. It operates in the Execute (EX) stage and provides the critical PC multiplexer select signal that controls program flow. The module implements:

- Conditional branch evaluation: For all RISC-V branch instructions
- Unconditional jump support: For JAL and JALR instructions
- Pipeline control: Generates PC selection signal for instruction fetch
- Comparison operations: Signed and unsigned comparisons for branch conditions

Output Operation Encoding (4-bit op signal) op[3]: Branch/Jump enable bit (1 = active, 0 = no branch)

## op[2:0]: Branch/Jump type encoding:

| op[2:0] | Operation | Condition                                            | Description                        |
|---------|-----------|------------------------------------------------------|------------------------------------|
| 000     | BEQ       | data1 == data2                                       | Branch if equal                    |
| 001     | BNE       | data1 != data2                                       | Branch if not equal                |
| 010     | JAL/JALR  | Always true                                          | Unconditional jump                 |
| 100     | BLT       | <pre>\$signed(data1) &lt; \$signed(data2)</pre>      | Branch if less than (signed)       |
| 101     | BGE       | <pre>\$signed(data1) &gt;= \$signed(data2)</pre>     | Branch if greater/equal (signed)   |
| 110     | BLTU      | <pre>\$unsigned(data1) &lt; \$unsigned(data2)</pre>  | Branch if less than (unsigned)     |
| 111     | BGEU      | <pre>\$unsigned(data1) &gt;= \$unsigned(data2)</pre> | Branch if greater/equal (unsigned) |



Figure 6: Branch Logic

## Design Decisions:

- Parallel computation: All comparison results available simultaneously
- Fast selection: Multiplexer selects appropriate result based on operation
- Combinational logic: No clock dependency for comparison operations

- Enable gating: Branch evaluation only when instruction requires it
- Timing control: 2ns delay models realistic branch decision timing

#### Limitations:

- No speculation: Cannot begin fetching target instructions early
- No early resolution: Branch condition cannot be determined earlier in pipeline
- Always-on comparisons: All comparison operations computed regardless of need

### **Data Memory**

The data memory (dmem) serves as the primary data storage component in the RISC-V pipeline processor, handling all load and store operations. It operates in the Memory Access (MA) stage of the pipeline and provides:

- Load operation support: All RISC-V load instructions (LB, LH, LW, LBU, LHU)
- Store operation support: All RISC-V store instructions (SB, SH, SW)
- Variable data width access: Byte, halfword, and word operations
- Sign extension handling: Automatic sign extension for signed loads
- Pipeline integration: Interfaces with CPU pipeline through control signals



### **Design Decisions:**

- Storage: 256 bytes (64 words) byte-addressable array
- Endianness: Little-endian byte ordering
- Address range: 0x00 to 0xFF
- Access latency: 2 time units for both read and write operations

#### Limitations:

- Small memory size: Only 256 bytes total capacity
- No caching: Direct memory access without cache optimization

## **Utilities and Supporting Components**

### **Multiplexers (MUXes)**

32-bit 2-to-1 Multiplexer

- PC Multiplexer: Selects between PC+4 (sequential) and branch target
- ALU Input Multiplexers: Select between register data and PC/immediate values
- Various control path selections throughout the pipeline

### 32-bit 3-to-1 Multiplexer

- Forwarding Multiplexers: Select between current register data, forwarded ALU result, or forwarded memory data
- Write-back Multiplexer: Selects between memory data, ALU result, and PC+4 for register write-back

### 3-bit 2-to-1 Multiplexer

- Control Unit ALU Operation Selection: Chooses between funct3 field and hardcoded
   3'b000 for specific instructions
- Used for JAL, AUIPC, STORE, LOAD, BRANCH instructions where ALU operation is predetermined

### **Adders**

The implementation includes specialized adder modules for program counter arithmetic and address calculation.

### Conclusion

This report covered the design and implementation of key hardware components for a 5-stage pipelined RISC-V processor. Each unit is modular, reusable, and designed to match the RISC-V ISA specifications. The current design does not include pipeline hazard handling, forwarding, or stall logic, which will be added in future iterations.